

## Why is the decoder important?



- The decoder is a device that takes a combination of binary lines.
- This in turn will turn on a singular output signal in a 2x4, 3x8, 4x16, 5x16, 6x64 decoder. This is depicted by the number 1. The singular number 1 represents the wire that is on. The other 0s are wires that are off.
- The first six lines depict will depict one of the sixty-four lines are going to activate.
- This can be significant because they are important logic blocks for many digital applications
  - For example. A soda machine. When a person selects an item, the item they choose will be dispensed. Why? All because of a decoder. With a decoder, the machine will know which wire to turn on and which wires to keep off to dispense the correct item.



| IN      | OUT     |
|---------|---------|
| 6543210 | 6543210 |
| 0000000 | 0000001 |
| 0000001 | 0000010 |
| 0000010 | 0000100 |
| 0000011 | 0001000 |
| etc.    |         |

ROM just stores preset data in each location.
Give address to access data

# Instructions that are supported

- It can do the ADD instruction
- It can do the AND instruction
- It can do the MOV instruction
- It can do the CMP instruction
- It can do the JA instruction
- It can do the JALR instruction
- It can do the CMOV instruction

### Results

### Delay Calculation



- The diagram above was used to implement a 6x64 decoder.
- Since it was 6x64, it is implied that there are 6 inputs with 3 and gates.
- The 3 and gates have a total of 2 gate delays because they in parallel.
- The output gate has 2 gate delays because it is a separate and gate that is outputting the 64-bit result.
- The 6x64 decoder has a 4 gate delays in every round of output

#### Problems that were encountered

• Used the structural mode of coding the decoder. An issue that popped up was finding a diagram to code from.

0

- Another issue was finding out that there were several not gates that acted as inverters for the 6x64 decoder. These not gates serve as signal "blockers". Figuring out where to place them during implementation was a challenge.
- There was a pattern like binary because your setup had to account for any of the sixty-four outputs.

### Implementation (Test cases!)

45.77

// Test code uses behavioral, only use behavioral for tests (unless othewaise directed.) module simple\_test(); 44 reg [5:0]I; 25 wire [63:0]0; 22 // By convention we can the device DUT = Device Under Test decoder6x64 DUT(I, O); 100 3.0 2.2 initial 3.2 begin. 3.3 #7 // We MUST wait some time for the circuit to saturate! 3.4 3.55 \$display("%b -> %b", I, O); "/ 3.0 I <- 6'besesse; 3.7 18 #7 // We MUST wait some time for the circuit to saturate! 3.49 \$display("%b -> %b", I, O); 2.3 I <= 6'b000100; #7 // We MUST wait some time for the circuit to saturate! 2.35 24 \$display("%b -> %b", I, O); I <= 6'b011000; #7 // We MUST wait some time for the circuit to saturate! \$display("%b -> %b", I, O); 33 I <- 6'bee1011: #7 // We MUST wait some time for the circuit to saturate! \$display("%b -> %b", I, O); 34 I <= 6'b001100; #7 // We MUST wait some time for the circuit to saturate! \$display("%b -> %b", I, O); 42.03 I <= 6'b1111100; #7 // We MUST wait some time for the circuit to saturate! 45.3 \$display("%b -> %b", I, O); 42 44.75 I <= 6'b001111; 15.12 #7 // We MUST wait some time for the circuit to saturate! 45 Sdisplay("%b -> %b", I, O);